A 0.8–4.2 GHz monolithic all-digital PLL based frequency synthesizer for wireless communications

来源 :Journal of Semiconductors | 被引量 : 0次 | 上传用户:hulala
下载到本地 , 更方便阅读
声明 : 本文档内容版权归属内容提供方 , 如果您对本文有版权争议 , 可与客服联系进行内容授权或下架
论文部分内容阅读
A 0.8–4.2 GHz monolithic all-digital PLL based frequency synthesizer for wireless communications is successfully realized by the 130 nm CMOS process. A series of novel methods are proposed in this paper.Two band DCOs with high frequency resolution are utilized to cover the frequency band of interest, which is as wide as 2.5 to 5 GHz. An overflow counter is proposed to prevent the “pulse-swallowing” phenomenon so as to significantly reduce the locking time. A NTW-clamp digital module is also proposed to prevent the overflow of the loop control word. A modified programmable divider is presented to prevent the failure operation at the boundary.The measurement results show that the output frequency range of this frequency synthesizer is 0.8–4.2 GHz. The locking time achieves a reduction of 84% at 2.68 GHz. The best in-band and out-band phase noise performances have reached –100 d Bc/Hz, and –125 d Bc/Hz respectively. The lowest reference spur is –58 d Bc. A 0.8-4.2 GHz monolithic all-digital PLL based frequency synthesizer for wireless communications is successfully realized by the 130 nm CMOS process. A series of novel methods are proposed in this paper. Two band DCOs with high frequency resolution are utilized to cover the frequency band of interest, which is as wide as 2.5 to 5 GHz. An overflow counter is proposed to prevent the “pulse-swallowing” phenomenon so as to significantly reduce the locking time. A NTW-clamp digital module is also proposed to prevent the overflow of the loop control word. A modified programmable divider is presented to prevent the failure operation at the boundary. Measurement results show that the output frequency range of this frequency synthesizer is 0.8-4.2 GHz. The locking time achieves a reduction of 84 % at 2.68 GHz. The best in-band and out-band phase noise performances have reached -100 d Bc / Hz, and -125 d Bc / Hz respectively. The lowest reference spur is -58 d Bc.
其他文献
分析了传统晶闸管结终端造型技术的优缺点。基于双负角结终端造型技术,通过径向变掺杂技术和类台面造型技术改进,发展了一种全新的结终端造型技术。该技术不仅使芯片极薄化,
为了更全面、系统地分析Si基Pinned型光电二极管(PPD,pinned photodiode)量子效率的工艺敏感特性,基于考虑表面(SRH,shockley-read-hall)复合率模型的时域有限差分数值模拟方